

# Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM.

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceed the OCM data sheet.

### **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-35835
  - Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)
- Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.



August 1986 Revised March 2000

## DM74LS251 3-STATE 1-of-8 Line Data Selector/Multiplexer

#### **General Description**

These data selectors/multiplexers contain full on-chip binary decoding to select one-of-eight data sources, and feature a strobe-controlled 3-STATE output. The strobe must be at a low logic level to enable these devices. The 3-STATE outputs permit direct connection to a common bus. When the strobe input is HIGH, both outputs are in a highimpedance state in which both the upper and lower transistors of each totem-pole output are OFF, and the output neither drives nor loads the bus significantly. When the strobe is LOW, the outputs are activated and operate as standard TTL totem-pole outputs.

To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the output control circuitry is designed so that the average output disable time is shorter than the average output enable time.

#### **Features**

- 3-STATE version of DM74LS151
- Interface directly with system bus
- Perform parallel-to-serial conversion
- Permit multiplexing from N-lines to one line
- Complementary outputs provide true and inverted data
- Maximum number of common outputs: 129
- Typical propagation delay time (D to Y): 17 ns
- Typical power dissipation: 35 mW

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| DM74LS251M   | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| DM74LS251N   | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0,300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### Connection Diagram



#### **Function Table**

|   |   |        | Inputs |        | Out | puts |
|---|---|--------|--------|--------|-----|------|
| Г |   | Select |        | Strobe | Υ   | w    |
|   | С | В      | Α      | S      | •   | **   |
| Г | Χ | Х      | Χ      | Н      | Z   | Z    |
|   | L | L      | L      | L      | D0  | D0   |
|   | L | L      | Н      | L      | D1  | D1   |
|   | L | Н      | L      | L      | D2  | D2   |
|   | L | Н      | Н      | L      | D3  | D3   |
|   | Н | L      | L      | L      | D4  | D4   |
|   | Н | L      | Н      | L      | D5  | D5   |
|   | Н | Н      | L      | L      | D6  | D6   |
|   | Н | Н      | Н      | L      | D7  | D7   |

- H = HIGH Logic Level
- L = LOW Logic Level
- X = Don't Care
- Z = High Impedance (OFF) D0, D1...D7 = The level of the respective D input



### **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range  $0^{\circ}\text{C to } +70^{\circ}\text{C}$  Storage Temperature Range  $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ 

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

#### **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min  | Nom | Max  | Units |
|-----------------|--------------------------------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage       | 2    |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage        |      |     | 0.8  | V     |
| I <sub>OH</sub> | HIGH Level Output Current      |      |     | -2.6 | mA    |
| I <sub>OL</sub> | LOW Level Output Current       |      |     | 24   | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature | 0    |     | 70   | °C    |

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol           | Parameter                         | Conditions                                     | Min | Typ<br>(Note 2) | Max  | Units |
|------------------|-----------------------------------|------------------------------------------------|-----|-----------------|------|-------|
| VI               | Input Clamp Voltage               | V <sub>CC</sub> = Min, I <sub>I</sub> = -18 mA |     |                 | -1.5 | V     |
| V <sub>OH</sub>  | HIGH Level                        | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max   | 2.4 | 3.1             |      | V     |
|                  | Output Voltage                    | $V_{IL} = Max, V_{IH} = Min$                   | 2.4 |                 |      | v     |
| V <sub>OL</sub>  | LOW Level                         | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max   |     | 0.35            | 0.5  | V     |
|                  | Output Voltage                    | $V_{IL} = Max, V_{IH} = Min$                   |     |                 |      |       |
|                  |                                   | $I_{OL} = 12 \text{ mA}, V_{CC} = \text{Min}$  |     | 0.25            | 0.4  |       |
| I <sub>I</sub>   | Input Current @ Max Input Voltage | V <sub>CC</sub> = Max, V <sub>I</sub> = 7V     |     |                 | 0.1  | mA    |
| I <sub>IH</sub>  | HIGH Level Input Current          | $V_{CC} = Max, V_I = 2.7V$                     |     |                 | 20   | μΑ    |
| I <sub>IL</sub>  | LOW Level Input Current           | $V_{CC} = Max, V_I = 0.4V$                     |     |                 | -0.4 | mA    |
| I <sub>OZH</sub> | Off-State Output Current with     | $V_{CC} = Max, V_O = 2.7V$                     |     |                 | 20   | ^     |
|                  | HIGH Level Output Voltage Applied | $V_{IH} = Min, V_{IL} = Max$                   |     |                 |      | μΑ    |
| I <sub>OZL</sub> | Off-State Output Current with     | $V_{CC} = Max, V_O = 0.4V$                     |     |                 | -20  | μΑ    |
|                  | LOW Level Output Voltage Applied  | $V_{IH} = Min, V_{IL} = Max$                   |     |                 | -20  |       |
| Ios              | Short Circuit Output Current      | V <sub>CC</sub> = Max (Note 3)                 | -20 |                 | -100 | mA    |
| I <sub>CC1</sub> | Supply Current                    | V <sub>CC</sub> = Max (Note 4)                 |     | 6.1             | 10   | mA    |
| I <sub>CC2</sub> | Supply Current                    | V <sub>CC</sub> = Max (Note 5)                 |     | 7.1             | 12   | mA    |

Note 2: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second.

 $\textbf{Note 4:} \ \textbf{I}_{\text{CC1}} \ \text{is measured with the outputs open, STROBE grounded, and all other inputs at 4.5V}.$ 

Note 5:  $\rm I_{CC2}$  is measured with the outputs open and all inputs at 4.5V.

## Switching Characteristics at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$

|                  |                            | From (Input)    | $R_L = 667\Omega$      |     |                         |     |       |
|------------------|----------------------------|-----------------|------------------------|-----|-------------------------|-----|-------|
| Symbol           | Parameter                  | to (Output)     | C <sub>L</sub> = 45 pF |     | C <sub>L</sub> = 150 pF |     | Units |
|                  |                            |                 | Min                    | Max | Min                     | Max | †     |
| t <sub>PLH</sub> | Propagation Delay Time     | A, B, C         |                        | 45  |                         | F2  |       |
|                  | LOW-to-HIGH Level Output   | (4 Levels) to Y |                        | 45  |                         | 53  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time     | A, B, C         |                        | 45  |                         | 53  | ns    |
|                  | HIGH-to-LOW Level Output   | (4 Levels) to Y |                        | 45  |                         | 55  |       |
| t <sub>PLH</sub> | Propagation Delay Time     | A, B, C         |                        | 33  |                         | 38  | ne    |
|                  | LOW-to-HIGH Level Output   | (3 Levels) to W |                        | 33  |                         |     | ns    |
| t <sub>PHL</sub> | Propagation Delay Time     | A, B, C         |                        | 33  |                         | 42  | ns    |
|                  | HIGH-to-LOW Level Output   | (3 Levels) to W |                        | 33  |                         |     |       |
| t <sub>PLH</sub> | Propagation Delay Time     | D to Y          |                        | 28  |                         | 35  | ns    |
|                  | LOW-to-HIGH Level Output   | DIOT            |                        | 20  |                         |     |       |
| t <sub>PHL</sub> | Propagation Delay Time     | D to Y          |                        | 28  |                         | 38  | ns    |
|                  | HIGH-to-LOW Level Output   | DIOT            |                        | 20  |                         |     |       |
| t <sub>PLH</sub> | Propagation Delay Time     | D to W          | 15                     | 15  |                         | 25  | ns    |
|                  | LOW-to-HIGH Level Output   | D to W          |                        | 15  |                         |     |       |
| t <sub>PHL</sub> | Propagation Delay Time     | D to W          |                        | 15  |                         | 25  | ns    |
|                  | HIGH-to-LOW Level Output   | Diow            |                        | 13  |                         | 23  | 115   |
| t <sub>PZH</sub> | Output Enable Time to      | Strobe to Y     |                        | 45  |                         | 60  | ns    |
|                  | HIGH Level Output          | Strobe to 1     |                        | 45  |                         | 00  |       |
| t <sub>PZL</sub> | Output Enable Time to      | Strobe to Y     |                        | 40  |                         | 51  | ns    |
|                  | LOW Level Output           | Strobe to 1     |                        | 40  |                         |     |       |
| t <sub>PHZ</sub> | Output Disable Time from   | Strobe to Y     |                        | 45  |                         |     | ns    |
|                  | HIGH Level Output (Note 6) | Strobe to 1     |                        | 45  |                         |     | 115   |
| t <sub>PLZ</sub> | Output Disable Time from   | Strobe to Y     | 25                     | 25  |                         |     | ns    |
|                  | LOW Level Output (Note 6)  | Strobe to 1     |                        | 25  | 20                      |     | 115   |
| t <sub>PZH</sub> | Output Enable Time to      | Strobe to W     |                        | 27  |                         | 40  | ns    |
|                  | HIGH Level Output          | Strobe to w     |                        |     |                         |     |       |
| t <sub>PZL</sub> | Output Enable Time to      | Strobe to W     |                        | 40  |                         | 47  | ns    |
|                  | LOW Level Output           | Strone to W     |                        | 40  |                         | 41  | 113   |
| t <sub>PHZ</sub> | Output Disable Time from   | Strobe to W     |                        | 55  |                         |     | ns    |
|                  | HIGH Level Output (Note 6) | Strone to W     |                        | 33  |                         |     | 113   |
| t <sub>PLZ</sub> | Output Disable Time from   | Strobe to W     |                        | 25  |                         |     | ne    |
|                  | LOW Level Output (Note 6)  | SHODE TO W      | 25                     | 20  |                         |     | ns    |

**Note 6:** C<sub>L</sub> = 5 pF

 $\frac{0.004-0.010}{(0.102-0.254)}$ 

SEATING Plane

0.014 - 0.020 (0.356 - 0.508)







16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M16A

#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 0.740 - 0.780 0.090 (18.80 - 19.81)(2.286)**16 15 14 13 12 11 10 9** 16 T5 F INDEX AREA 0.250 ± 0.010 $\overline{(6.350 \pm 0.254)}$ PIN NO. 1 PIN NO. 1 1 2 3 4 5 6 7 8 1 2 \_ OPTION 01 OPTION 02 $\frac{0.065}{(1.651)}$ $\frac{0.130 \pm 0.005}{(3.302 \pm 0.127)}$ $\frac{0.060}{(1.524)}$ TYP 4° TYP 0.300 - 0.320 OPTIONAL (7.620 - 8.128) 0.145 - 0.200 $\overline{(3.683 - 5.080)}$ 95°±5° $\frac{0.008 - 0.016}{(0.203 - 0.406)} \text{ TYP}$ 90° ± 4° TYP 0.020 $\frac{0.280}{(7.112)}$ MIN (0.508)0.125 - 0.150 (3.175 - 3.810) $0.030 \pm 0.015$ $(0.762 \pm 0.381)$ 0.014 = 0.023 (0.356 = 0.584) 0.100 ± 0.010 (0.325 +0.040 -0.015 $(2.540 \pm 0.254)$ 0.050 ± 0.010 N16E (REV F) TYP (1.270 ± 0.254)

16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com