# DAC1401D125

# Dual 14-bit DAC, up to 125 Msps

Rev. 01 — 13 November 2008

**Product data sheet** 

## 1. General description

The DAC1401D125 is a dual port, high-speed, 2-channel CMOS Digital-to-Analog Converter (DAC), optimized for high dynamic performance with low power dissipation. Supporting an update rate of up to 125 Msps, the DAC1401D125 is suitable for Direct IF applications.

Separate write inputs allow data to be written to the two DAC ports independently of one another. Two separate clocks control the update rate of each DAC port.

The DAC1401D125 can interface two separate data ports or one single interleaved high-speed data port. In Interleaved mode, the input data stream is demultiplexed into its original I and Q data and latched. The I and Q data is then converted by the two DACs and updated at half the input data rate.

Each DAC port has a high-impedance differential current output, suitable for both single-ended and differential analog output configurations.

The DAC1401D125 is pin compatible with the AD9767, DAC2904 and DAC5672.

#### 2. Features

- Dual 14-bit resolution
- 125 Msps update rate
- Single 3.3 V supply
- Dual-port or Interleaved data modes
- 1.8 V, 3.3 V and 5 V compatible digital inputs
- Internal and external reference
- 2 mA to 20 mA full-scale output current
   Industrial temperature range of

- Typical 185 mW power dissipation
- 16 mW power-down
- SFDR: 81 dBc;  $f_0 = 1$  MHz;  $f_s = 52$  Msps
- SFDR: 79 dBc; f<sub>o</sub> = 10.4 MHz; f<sub>s</sub> = 78 Msps
- SFDR: 75 dBc;  $f_0 = 1$  MHz;  $f_s = 52$  Msps; -12 dBFS
- LQFP48 package
- Industrial temperature range of –40 °C to +85 °C

# 3. Applications

- Quadrature modulation
- Medical/test instrumentation
- Direct IF applications

- Direct digital frequency synthesis
- Arbitrary waveform generator



# **Ordering information**

Table 1. **Ordering information** 

| Type number   | Package | Package                                                                          |          |  |
|---------------|---------|----------------------------------------------------------------------------------|----------|--|
|               | Name    | Description                                                                      | Version  |  |
| DAC1401D125HL | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm | SOT313-2 |  |

#### **Block diagram** 5.



# 6. Pinning information

### 6.1 Pinning



# 6.2 Pin description

Table 2. Pin description

| Symbol         Pin         Type[1]         Description           DA13         1         I         DAC A data input bit 13 (MSB)           DA12         2         I         DAC A data input bit 12           DA11         3         I         DAC A data input bit 11           DA10         4         I         DAC A data input bit 10           DA9         5         I         DAC A data input bit 9           DA8         6         I         DAC A data input bit 8           DA7         7         I         DAC A data input bit 7           DA6         8         I         DAC A data input bit 6           DA5         9         I         DAC A data input bit 5           DA4         10         I         DAC A data input bit 3           DA2         12         I         DAC A data input bit 2           DA1         13         I         DAC A data input bit 1 |        |     |                     |                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|---------------------|-------------------------------|
| DA12       2       I       DAC A data input bit 12         DA11       3       I       DAC A data input bit 11         DA10       4       I       DAC A data input bit 10         DA9       5       I       DAC A data input bit 9         DA8       6       I       DAC A data input bit 8         DA7       7       I       DAC A data input bit 7         DA6       8       I       DAC A data input bit 6         DA5       9       I       DAC A data input bit 5         DA4       10       I       DAC A data input bit 4         DA3       11       I       DAC A data input bit 3         DA2       12       I       DAC A data input bit 2                                                                                                                                                                                                                                 | Symbol | Pin | Type <sup>[1]</sup> | Description                   |
| DA11       3       I       DAC A data input bit 11         DA10       4       I       DAC A data input bit 10         DA9       5       I       DAC A data input bit 9         DA8       6       I       DAC A data input bit 8         DA7       7       I       DAC A data input bit 7         DA6       8       I       DAC A data input bit 6         DA5       9       I       DAC A data input bit 5         DA4       10       I       DAC A data input bit 4         DA3       11       I       DAC A data input bit 3         DA2       12       I       DAC A data input bit 2                                                                                                                                                                                                                                                                                            | DA13   | 1   | I                   | DAC A data input bit 13 (MSB) |
| DA10         4         I         DAC A data input bit 10           DA9         5         I         DAC A data input bit 9           DA8         6         I         DAC A data input bit 8           DA7         7         I         DAC A data input bit 7           DA6         8         I         DAC A data input bit 6           DA5         9         I         DAC A data input bit 5           DA4         10         I         DAC A data input bit 4           DA3         11         I         DAC A data input bit 3           DA2         12         I         DAC A data input bit 2                                                                                                                                                                                                                                                                                 | DA12   | 2   | I                   | DAC A data input bit 12       |
| DA9 5 I DAC A data input bit 9  DA8 6 I DAC A data input bit 8  DA7 7 I DAC A data input bit 7  DA6 8 I DAC A data input bit 6  DA5 9 I DAC A data input bit 5  DA4 10 I DAC A data input bit 4  DA3 11 I DAC A data input bit 3  DA2 12 I DAC A data input bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DA11   | 3   | I                   | DAC A data input bit 11       |
| DA8       6       I       DAC A data input bit 8         DA7       7       I       DAC A data input bit 7         DA6       8       I       DAC A data input bit 6         DA5       9       I       DAC A data input bit 5         DA4       10       I       DAC A data input bit 4         DA3       11       I       DAC A data input bit 3         DA2       12       I       DAC A data input bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DA10   | 4   | I                   | DAC A data input bit 10       |
| DA7 7 I DAC A data input bit 7 DA6 8 I DAC A data input bit 6 DA5 9 I DAC A data input bit 5 DA4 10 I DAC A data input bit 4 DA3 11 I DAC A data input bit 3 DA2 12 I DAC A data input bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DA9    | 5   | I                   | DAC A data input bit 9        |
| DA6 8 I DAC A data input bit 6 DA5 9 I DAC A data input bit 5 DA4 10 I DAC A data input bit 4 DA3 11 I DAC A data input bit 3 DA2 12 I DAC A data input bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DA8    | 6   | I                   | DAC A data input bit 8        |
| DA5 9 I DAC A data input bit 5 DA4 10 I DAC A data input bit 4 DA3 11 I DAC A data input bit 3 DA2 12 I DAC A data input bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DA7    | 7   | I                   | DAC A data input bit 7        |
| DA4 10 I DAC A data input bit 4 DA3 11 I DAC A data input bit 3 DA2 12 I DAC A data input bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DA6    | 8   | I                   | DAC A data input bit 6        |
| DA3 11 I DAC A data input bit 3 DA2 12 I DAC A data input bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DA5    | 9   | I                   | DAC A data input bit 5        |
| DA2 12 I DAC A data input bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DA4    | 10  | I                   | DAC A data input bit 4        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DA3    | 11  | I                   | DAC A data input bit 3        |
| DA1 13 I DAC A data input bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DA2    | 12  | I                   | DAC A data input bit 2        |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DA1    | 13  | I                   | DAC A data input bit 1        |

4 of 25

**Product data sheet** 

Table 2. Pin description ...continued

| Symbol       | Pin | Type <sup>[1]</sup> | Description                                       |  |
|--------------|-----|---------------------|---------------------------------------------------|--|
| DA0          | 14  | I                   | DAC A data input bit 0 (LSB)                      |  |
| DGND         | 15  | G                   | digital ground                                    |  |
| $V_{DDD}$    | 16  | S                   | digital supply voltage                            |  |
| WRTA/IQWRT   | 17  | I                   | Input write port A                                |  |
|              |     |                     | Input write IQ in Interleaved mode                |  |
| CLKA/IQCLK   | 18  | I                   | Input clock port A                                |  |
|              |     |                     | Input clock IQ in Interleaved mode                |  |
| CLKB/IQRESET | 19  | I                   | Input clock port B                                |  |
|              |     |                     | reset IQ in Interleaved mode                      |  |
| WRTB/IQSEL   | 20  | I                   | Input write port B                                |  |
|              |     |                     | select IQ in Interleaved mode                     |  |
| DGND         | 21  | G                   | digital ground                                    |  |
| $V_{DDD}$    | 22  | S                   | digital supply voltage                            |  |
| DB13         | 23  | <u> </u>            | DAC B data input bit 13 (MSB)                     |  |
| DB12         | 24  | l                   | DAC B data input bit 12                           |  |
| DB11         | 25  | l                   | DAC B data input bit 11                           |  |
| DB10         | 26  | l                   | DAC B data input bit 10                           |  |
| DB9          | 27  | l                   | DAC B data input bit 9                            |  |
| DB8          | 28  | I                   | DAC B data input bit 8                            |  |
| DB7          | 29  | I                   | DAC B data input bit 7                            |  |
| DB6          | 30  | I                   | DAC B data input bit 6                            |  |
| DB5          | 31  | I                   | DAC B data input bit 5                            |  |
| DB4          | 32  | I                   | DAC B data input bit 4                            |  |
| DB3          | 33  | l                   | DAC B data input bit 3                            |  |
| DB2          | 34  | I                   | DAC B data input bit 2                            |  |
| DB1          | 35  | I                   | DAC B data input bit 1                            |  |
| DB0          | 36  | I                   | DAC B data input bit 0 (LSB)                      |  |
| PWD          | 37  | I                   | Power-down mode                                   |  |
| AGND         | 38  | G                   | analog ground                                     |  |
| IOUTBP       | 39  | 0                   | DAC B current output                              |  |
| IOUTBN       | 40  | 0                   | complementary DAC B current output                |  |
| BVIRES       | 41  | I                   | adjust DAC B for full-scale output current        |  |
| GAINCTRL     | 42  | I                   | gain control mode                                 |  |
| REFIO        | 43  | I/O                 | reference input/output                            |  |
| AVIRES       | 44  | I                   | adjust DAC A for full-scale output current        |  |
| IOUTAN       | 45  | 0                   | complementary DAC A current output                |  |
| IOUTAP       | 46  | 0                   | DAC A current output                              |  |
| $V_{DDA}$    | 47  | S                   | analog supply voltage                             |  |
| MODE         | 48  | I                   | select between Dual port mode or Interleaved mode |  |

<sup>[1]</sup> Type description: S = Supply; G = Ground; I = Input; O = Output; I/O = Input/Output.

5 of 25

Dual 14-bit DAC, up to 125 Msps

## 7. Limiting values

Table 3. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                 | Conditions                                                | Min             | Max                    | Unit |
|------------------|---------------------------|-----------------------------------------------------------|-----------------|------------------------|------|
| $V_{DDD}$        | digital supply voltage    |                                                           | <u>[1]</u> –0.3 | +5.0                   | V    |
| $V_{DDA}$        | analog supply voltage     |                                                           | <u>[1]</u> –0.3 | +5.0                   | V    |
| $\Delta V_{DD}$  | supply voltage difference | between analog and digital supply voltage                 | -150            | +150                   | mV   |
| $V_{I}$          | input voltage             | digital inputs referenced to DGND                         | -0.3            | +5.5                   | V    |
|                  |                           | pins REFIO, AVIRES, BVIRES referenced to AGND             | -0.3            | +5.5                   | V    |
| V <sub>O</sub>   | output voltage            | pins IOUTAP, IOUTAN, IOUTBP and IOUTBN referenced to AGND | -0.3            | V <sub>DDA</sub> + 0.3 | V    |
| T <sub>stg</sub> | storage temperature       |                                                           | -55             | +150                   | °C   |
| T <sub>amb</sub> | ambient temperature       |                                                           | -40             | +85                    | °C   |
| Tj               | junction temperature      |                                                           | -               | 125                    | °C   |

<sup>[1]</sup> All supplies are connected together.

### 8. Thermal characteristics

Table 4. Thermal characteristics

| Symbol               | Parameter                                   | Conditions  | Тур  | Unit |
|----------------------|---------------------------------------------|-------------|------|------|
| $R_{th(j-a)}$        | thermal resistance from junction to ambient | in free air | 89.3 | K/W  |
| R <sub>th(c-a)</sub> | thermal resistance from case to ambient     | in free air | 60.6 | K/W  |

## 9. Characteristics

 Table 5.
 Characteristics

 $V_{DDD} = V_{DDA} = 3.3 \ V$ ; AGND and DGND connected together;  $I_{O(fs)} = 20 \ mA$  and  $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ ; typical values measured at  $T_{amb} = 25 \ ^{\circ}C$ .

| Symbol           | Parameter                            | Conditions                                                                             | Min  | Тур  | Max       | Unit |
|------------------|--------------------------------------|----------------------------------------------------------------------------------------|------|------|-----------|------|
| Supplies         |                                      |                                                                                        |      |      |           |      |
| $V_{DDD}$        | digital supply voltage               |                                                                                        | 3.0  | 3.3  | 3.65      | V    |
| $V_{DDA}$        | analog supply voltage                |                                                                                        | 3.0  | 3.3  | 3.65      | V    |
| $I_{DDD}$        | digital supply current               | $f_s = 65 \text{ Msps}, f_o = 1 \text{ MHz}, V_{DD} = 3.0 \text{ V to } 3.6 \text{ V}$ | -    | 6    | 7         | mA   |
| I <sub>DDA</sub> | analog supply current                | $f_s$ = 65 Msps, $f_o$ = 1 MHz,<br>$V_{DD}$ = 3.0 V to 3.6 V                           | -    | 50   | 65        | mA   |
| P <sub>tot</sub> | total power dissipation              | $f_s$ = 65 Msps, $f_o$ = 1 MHz,<br>$V_{DD}$ = 3.0 V to 3.6 V                           | -    | 185  | 260       | mW   |
| $P_{pd}$         | power dissipation in power-down mode |                                                                                        | -    | 16.5 | -         | mW   |
| Digital inp      | uts                                  |                                                                                        |      |      |           |      |
| V <sub>IL</sub>  | LOW-level input voltage              |                                                                                        | DGND | -    | 0.9       | V    |
| $V_{IH}$         | HIGH-level input voltage             |                                                                                        | 1.3  | -    | $V_{DDD}$ | V    |

DAC1401D125\_1 © NXP B.V. 2008. All rights reserved.

 Table 5.
 Characteristics ...continued

 $V_{DDD} = V_{DDA} = 3.3 \ V$ ; AGND and DGND connected together;  $I_{O(fs)} = 20 \ mA$  and  $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ ; typical values measured at  $T_{amb} = 25 \ ^{\circ}C$ .

| Symbol              | Parameter                     | Conditions                                                  |            | Min   | Тур   | Max   | Unit      |
|---------------------|-------------------------------|-------------------------------------------------------------|------------|-------|-------|-------|-----------|
| I <sub>IL</sub>     | LOW-level input current       | $V_{IL} = 0.9 V$                                            |            | -     | 5     | -     | μΑ        |
| $I_{IH}$            | HIGH-level input current      | V <sub>IH</sub> = 1.3 V                                     |            | -     | 5     | -     | μΑ        |
| $C_{i}$             | input capacitance             |                                                             | [1]        | -     | 5     | -     | pF        |
| Analog ou           | itputs (IOUTAP, IOUTAN, IO    | OUTBP and IOUTBN)                                           |            |       |       |       |           |
| I <sub>O(fs)</sub>  | full-scale output current     | differential outputs                                        |            | 2     | -     | 20    | mA        |
| $V_{O}$             | output voltage                | compliance range                                            | [1]        | -1    | -     | +1.25 | V         |
| $R_{o}$             | output resistance             |                                                             | [1]        | -     | 150   | -     | $k\Omega$ |
| Co                  | output capacitance            |                                                             | [1]        | -     | 3     | -     | pF        |
| Reference           | voltage input/output (REI     | FIO)                                                        |            |       |       |       |           |
| $V_{O(ref)}$        | reference output voltage      |                                                             |            | 1.25  | 1.26  | 1.27  | V         |
| I <sub>O(ref)</sub> | reference output current      |                                                             | [1]        | -     | 100   | -     | nA        |
| $V_i$               | input voltage                 | compliance range                                            |            | 1.0   | -     | 1.26  | V         |
| $R_{i}$             | input resistance              |                                                             |            | -     | 1     | -     | $M\Omega$ |
| Input timi          | ng see <u>Figure 18</u>       |                                                             |            |       |       |       |           |
| $f_s$               | sampling frequency            |                                                             |            | -     | -     | 125   | Msps      |
| $t_{\text{w(WRT)}}$ | WRT pulse width               | pins WRTA, WRTB                                             |            | 2     | -     | -     | ns        |
| $t_{w(CLK)}$        | CLK pulse width               | pins CLKA, CLKB                                             |            | 2     | -     | -     | ns        |
| t <sub>h(i)</sub>   | input hold time               |                                                             |            | 1     | -     | -     | ns        |
| $t_{su(i)}$         | input set-up time             |                                                             |            | 1.8   | -     | -     | ns        |
| Output tin          | ning (IOUTAP, IOUTAN, IOU     | JTBP, IOUTBN)                                               |            |       |       |       |           |
| $t_d$               | delay time                    |                                                             |            |       | 1     | -     | ns        |
| t <sub>t</sub>      | transition time               | rising or falling transition (10 % to 90 % or 90 % to 10 %) | <u>[1]</u> | -     | 0.6   | -     | ns        |
| t <sub>s</sub>      | settling time                 | ±1 LSB                                                      | <u>[1]</u> | -     | 43    | -     | ns        |
| Static line         | arity                         |                                                             |            |       |       |       |           |
| INL                 | integral non-linearity        | 25 °C                                                       |            | ±1.60 | ±2.15 | ±2.90 | LSB       |
|                     |                               | –40 °C to +85 °C                                            |            | ±1.25 | -     | ±2.95 | LSB       |
| DNL                 | differential non-linearity    | –40 °C to +85 °C                                            |            | ±0.55 | ±0.75 | ±1.10 | LSB       |
| Static acc          | uracy (relative to full-scale | 9)                                                          |            |       |       |       |           |
| E <sub>offset</sub> | offset error                  |                                                             |            | -0.02 | -     | +0.02 | %         |
| E <sub>G</sub>      | gain error                    | with external reference                                     |            | -1.9  | ±1.5  | +2.5  | %         |
|                     |                               | with internal reference                                     |            | -2.9  | ±2.1  | +2.9  | %         |
| ΔG                  | gain mismatch                 | between DAC A and DAC B                                     |            | -0.36 | ±0.05 | +0.36 | %         |

 Table 5.
 Characteristics ...continued

 $V_{DDD} = V_{DDA} = 3.3 \ V$ ; AGND and DGND connected together;  $I_{O(fs)} = 20 \ mA$  and  $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ ; typical values measured at  $T_{amb} = 25 \ ^{\circ}C$ .

| Symbol               | Parameter                 | Conditions                                                                                        | Min | Тур  | Max | Unit   |  |
|----------------------|---------------------------|---------------------------------------------------------------------------------------------------|-----|------|-----|--------|--|
| Dynamic              | Dynamic performance       |                                                                                                   |     |      |     |        |  |
| SFDR spurious free d | spurious free dynamic     | B = Nyquist                                                                                       |     |      |     |        |  |
|                      | range                     | $f_s = 52 \text{ Msps}; f_o = 1 \text{ MHz}$                                                      |     |      |     |        |  |
|                      |                           | 0 dBFS                                                                                            | -   | 81   | -   | dBc    |  |
|                      |                           | -6 dBFS                                                                                           | -   | 80   | -   | dBc    |  |
|                      |                           | -12 dBFS                                                                                          | -   | 75   | -   | dBc    |  |
|                      |                           | f <sub>s</sub> = 52 Msps; 0 dBFS                                                                  |     |      |     |        |  |
|                      |                           | f <sub>o</sub> = 5.24 MHz                                                                         | -   | 79   | -   | dBc    |  |
|                      |                           | f <sub>s</sub> = 78 Msps; 0 dBFS                                                                  |     |      |     |        |  |
|                      |                           | f <sub>o</sub> = 10.4 MHz                                                                         | -   | 79   | -   | dBc    |  |
|                      |                           | f <sub>o</sub> = 15.7 MHz                                                                         | -   | 72   | -   | dBc    |  |
|                      |                           | f <sub>s</sub> = 100 Msps; 0 dBFS                                                                 |     |      |     |        |  |
|                      |                           | f <sub>o</sub> = 5.04 MHz                                                                         | -   | 77   | -   | dBc    |  |
|                      |                           | f <sub>o</sub> = 20.2 MHz                                                                         | 61  | 69   | -   | dBc    |  |
|                      |                           | f <sub>s</sub> = 125 Msps; 0 dBFS                                                                 |     |      |     |        |  |
|                      |                           | f <sub>o</sub> = 20.1 MHz                                                                         | -   | 69   | -   | dBc    |  |
|                      |                           | Within a Window                                                                                   |     |      |     |        |  |
|                      |                           | $f_s = 52 \text{ Msps}$ ; $f_o = 1 \text{ MHz}$ ; 2 MHz span                                      | -   | 90   | -   | dBc    |  |
|                      |                           | $f_s$ = 52 Msps; $f_o$ = 5.24 MHz;<br>10 MHz span                                                 | -   | 88   | -   | dBc    |  |
|                      |                           | $f_s$ = 78 Msps; $f_o$ = 5.26 MHz;<br>2 MHz span                                                  | -   | 92   | -   | dBc    |  |
|                      |                           | $f_s$ = 125 Msps; $f_o$ = 5.04 MHz; 10 MHz span                                                   | 80  | 92   | -   | dBc    |  |
| THD                  | total harmonic distortion | $f_s = 52 \text{ Msps}; f_o = 1 \text{ MHz}$                                                      | -   | -79  | -   | dBc    |  |
|                      |                           | $f_s = 78 \text{ Msps}; f_o = 5.26 \text{ MHz}$                                                   | -   | -76  | -   | dBc    |  |
|                      |                           | f <sub>s</sub> = 100 Msps; f <sub>o</sub> = 5.04 MHz                                              | -   | -75  | -   | dBc    |  |
|                      |                           | f <sub>s</sub> = 125 Msps; f <sub>o</sub> = 20.1 MHz                                              | -   | -65  | -60 | dBc    |  |
| MTPR                 | multitone power ratio     | $f_s$ = 65 Msps;<br>2 MHz < $f_o$ < 2.99 MHz; 8 tones<br>at 110 kHz spacing at 0 dB<br>full-scale | -   | 80   | -   | dBc    |  |
| NSD                  | noise spectral density    | $f_s = 100 \text{ Msps}; f_o = 5.04 \text{ MHz}$                                                  | -   | -149 | -   | dBm/Hz |  |
| $\alpha_{	t cs}$     | channel separation        | $f_s = 78 \text{ Msps}; f_o = 10.4 \text{ MHz}$                                                   | -   | 88.0 | -   | dBc    |  |
|                      |                           | $f_s = 125 \text{ Msps}; f_o = 20.1 \text{ MHz}$                                                  | -   | 83.5 | -   | dBc    |  |

<sup>[1]</sup> Guaranteed by design.























## 10. Application information

#### 10.1 General description

The DAC1401D125 is a dual 14-bit DAC operating up to 125 Msps. Each DAC consists of a segmented architecture, comprising a 7-bit thermometer sub-DAC and a 7-bit binary weighted sub-DAC.

Two modes are available for the digital input depending on the status of the pin MODE. In Dual port mode, each DAC uses its own data input line at the same frequency as the update rate. In Interleaved mode, both DACs use the same data input line at twice the update rate.

Each DAC generates on pins IOUTAP/IOUTAN and IOUTBP/IOUTBN two complementary current outputs. This provides a full-scale output current ( $I_{O(fs)}$ ), up to 20 mA. A single common or two independent full-scale current controls can be selected for both channels using pin GAINCTRL. An internal reference is available for the reference current which is externally adjustable using pin REFIO.

The DAC1401D125 operates at 3.3 V and has separate digital and analog power supplies. Pin PWD is used to power-down the device. The digital input is 1.8 V compliant, 3.3 V compliant and 5 V tolerant.

#### 10.2 Input data

The DAC1401D125 input follows a straight binary coding where DA13 and DB13 are the Most Significant Bits (MSB) and DA0 and DB0 are the Least Significant Bits (LSB).

The setting applied to pin MODE defines whether the DAC1401D125 operates in Dual port mode or in Interleaved mode (see Table 6).

Table 6. Mode selection

| Mode | Function         | DA13 to DA0 | DB13 to DB0 | Pin 17 | Pin 18 | Pin 19  | Pin 20 |
|------|------------------|-------------|-------------|--------|--------|---------|--------|
| 0    | Interleaved mode | active      | off         | IQWRT  | IQCLK  | IQRESET | IQSEL  |
| 1    | Dual port mode   | active      | active      | WRTA   | CLKA   | CLKB    | WRTB   |

## 10.2.1 Dual port mode

The data and clock circuit for Dual port mode operation is shown in Figure 14.



Each DAC has its own independent data and clock inputs. The data enters the input latch on the rising edge of the WRTA/WRTB signal and is transferred to the DAC latch. The output is updated on the rising edge of the CLKA/CLKB signal.



#### 10.2.2 Interleaved mode

The data and clock circuit for Interleaved mode operation is illustrated in Figure 16.



In Interleaved mode, both DACs use the same data and clock inputs at twice the update rate. Data enters the latch on the rising edge of IQWRT. The data is sent to either latch A or latch B, depending on the value of IQSEL. The IQSEL transition must occur when IQWRT and IQCLK are LOW.

The IQCLK is divided by 2 internally and the data is transferred to the DAC latch. It is updated on its rising edge. When IQRESET is HIGH, IQCLK is disabled, see Figure 17.



#### 10.3 Timing

The DAC1401D125 can operate at an update rate up to 125 Msps. This generates an input data rate of 125 MHz in Dual port mode and 250 MHz in Interleaved mode. The timing of the DAC1401D125 is shown in Figure 18.



The typical performances are measured at 50 % duty cycle but any timing within the limits of the characteristics will not alter the performance.

- A configuration resulting in the same timing for the signals WRTA/WRTB and CLKA/CLKB, can be achieved either by synchronizing them or by connecting them together.
- The rising edge of the CLKA/CLKB signal can also be placed in a range from half a
  period in front of the rising edge of the WRTA/WRTB signal to half a period minus 1 ns
  after the rising edge of the WRTA/WRTB signal.

A typical set-up time of 0 ns and a hold time of 0.6 ns enable the DAC1405D125 to be easily integrated into any application.

#### 10.4 DAC transfer function

The full-scale output current for each DAC is the sum of the two complementary current outputs:

$$I_{O(fs)} = I_{IOUTP} + I_{IOUTN} \tag{1}$$

The output current depends on the digital input data:

$$I_{IOUTP} = I_{O(fs)} \times \left(\frac{DATA}{16384}\right)$$
  $I_{IOUTN} = I_{O(fs)} \times \left(\frac{(16383 - DATA)}{16384}\right)$ 

DAC1401D125\_1 © NXP B.V. 2008. All rights reserved.

<u>Table 7</u> shows the output current as a function of the input data, when  $I_{O(fs)} = 20$  mA.

Table 7. DAC transfer function

| Data  | DA13/DB13 to DA0/DB0 | IOUTAP/IOUTBP | IOUTAN/IOUTBN |
|-------|----------------------|---------------|---------------|
| 0     | 00 0000 0000 0000    | 0 mA          | 20 mA         |
|       |                      |               |               |
| 8192  | 10 0000 0000 0000    | 10 mA         | 10 mA         |
|       |                      |               |               |
| 16383 | 11 1111 1111 1111    | 20 mA         | 0 mA          |

### 10.5 Full-scale current adjustment

The DAC1401D125 integrates one 1.25 V reference and two current sources to adjust the full-scale current in both DACs.

The internal reference configuration is shown in Figure 19.



The bias current is generated by the output of the internal regulator connected to the inverting input of the internal operational amplifiers. The external resistors  $R_A$  and  $R_B$  are connected to pins AVIRES and BVIRES, respectively. This configuration is optimal for temperature drift compensation because the bandgap can be matched with the voltage on the feedback resistors.

The relationship between full-scale output current  $(I_{O(fs)})$  at the output of channel A or channel B and the resistor is:

$$I_{O(fs)} = \frac{24V_{REFIO}}{R_A} \tag{2}$$

The output current of the two DACs is typically fixed at 20 mA when both resistors  $R_A$  and  $R_B$  are set to 1.5 k $\Omega$ . The operational range of DAC1401D125 is from 2 mA to 20 mA.

It is recommended to decouple pin REFIO using a 100 nF capacitor.

An external reference can also be used for applications requiring higher accuracy or precise current adjustment. Due to the high input impedance of pin REFIO, applying an external source disables the bandgap.

#### 10.6 Gain control

Table 8 shows how to select the different gain control modes.

Table 8. Gain control

| GAINCTRL | Mode                     | DAC A<br>full-scale control | DAC B<br>full-scale control |
|----------|--------------------------|-----------------------------|-----------------------------|
| 0        | independent gain control | AVIRES                      | BVIRES                      |
| 1        | common gain control      | AVIRES                      | AVIRES                      |

In Independent gain mode, both full-scale currents can be adjusted independently using resistors  $R_A$  on pin AVIRES and  $R_B$  on pin BVIRES.

In Common gain mode, both full-scale currents are adjusted with the same resistor and divided by two in both DACs.

### 10.7 Analog outputs

See <u>Figure 20</u> for the analog output circuit of one DAC. This circuit consists of a parallel combination of PMOS current sources and associated switches for each segment.



Cascode source configuration enables the output impedance of the source to be increased, thus improving the dynamic performance by reducing distortion.

The DAC1401D125 can be used either with:

- a differential output, coupled to a transformer (or operational amplifier) to reduce even-order harmonics and noise
- or a single-ended output for applications requiring unipolar voltage.

The typical configuration is to use 1 V p-p level on each output IOUTAP/IOUTBP and IOUTAN/IOUTBN but several combinations can be used as far as they respect the voltage compliance range.

#### 10.7.1 Differential output using transformer

The use of a differentially coupled transformer output (see <u>Figure 21</u>) provides optimum distortion performance. In addition, it helps to match the impedance and provides electrical isolation.



The center tap is grounded to allow the DC current flow to/from both outputs. If the center tap is open, the differential resistor must be replaced by two resistors connected to ground.

#### 10.7.2 Single-ended output

Using a single load resistor on one current output will provide an unipolar output range, typically from 0 V to 0.5 V with a 20 mA full-scale current at a 50  $\Omega$  load.



The resistor on the other current output is 25  $\Omega$ .

#### 10.8 Power-down function

The DAC1404D125 has a power-down function to reduce the power consumption when it is not active.

Table 9. Power-down

| PWD | Device function | Power dissipation (typ) |
|-----|-----------------|-------------------------|
| 0   | active          | 185 mW                  |
| 1   | not active      | 16.5 mW                 |

## 10.9 Alternative parts

The following alternative parts are also available.

Table 10. Alternative parts

Pin compatible

| Type number | Description     | Sampling frequency |
|-------------|-----------------|--------------------|
| DAC1001D125 | dual 10-bit DAC | up to 125 Msps     |
| DAC1201D125 | dual 12-bit DAC | up to 125 Msps     |

## 10.10 Application diagram



# 11. Package outline

LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm

SOT313-2



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE           | L | Lp           | v   | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|---|--------------|-----|------|-----|-------------------------------|-------------------------------|----------|
| mm   | 1.6       | 0.20<br>0.05   | 1.45<br>1.35   | 0.25                  | 0.27<br>0.17 | 0.18<br>0.12 | 7.1<br>6.9       | 7.1<br>6.9       | 0.5 | 9.15<br>8.85   | 9.15<br>8.85 | 1 | 0.75<br>0.45 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55                  | 0.95<br>0.55                  | 7°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT313-2 | 136E05 | MS-026 |          |            |            | <del>00-01-19</del><br>03-02-25 |  |

Fig 24. Package outline SOT313-2 (LQFP48)

DAC1401D125\_1 © NXP B.V. 2008. All rights reserved.

## 12. Abbreviations

Table 11. Abbreviations

| Acronym | Description                                |
|---------|--------------------------------------------|
| BW      | BandWidth                                  |
| DNL     | Differential Non-Linearity                 |
| dBFS    | deciBel Full-Scale                         |
| IF      | Intermediate Frequency                     |
| INL     | Integral Non-Linearity                     |
| LSB     | Least Significant Bit                      |
| MSB     | Most Significant Bit                       |
| PMOS    | Positive-channel Metal-Oxide Semiconductor |
| SFDR    | Spurious-Free Dynamic Range                |

# 13. Revision history

### Table 12. Revision history

| Document ID   | Release date | Data sheet status  | Change notice | Supersedes |
|---------------|--------------|--------------------|---------------|------------|
| DAC1401D125_1 | 20081113     | Product data sheet | -             | -          |

## 14. Legal information

#### 14.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 14.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 14.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected

to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 15. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

DAC1401D125\_1 © NXP B.V. 2008. All rights reserved.

## 16. Contents

| 1                      | General description                   | 1    |
|------------------------|---------------------------------------|------|
| 2                      | Features                              | 1    |
| 3                      | Applications                          | 1    |
| 4                      | Ordering information                  | 2    |
| 5                      | Block diagram                         | 2    |
| 6                      | Pinning information                   | 3    |
| 6.1                    | Pinning                               | 3    |
| 6.2                    | Pin description                       | 3    |
| 7                      | Limiting values                       | 5    |
| 8                      | Thermal characteristics               | 5    |
| 9                      | Characteristics                       | 5    |
| 10                     | Application information               | . 14 |
| 10.1                   | General description                   | . 14 |
| 10.2                   | Input data                            |      |
| 10.2.1                 | Dual port mode                        |      |
| 10.2.2                 | Interleaved mode                      |      |
| 10.3                   | Timing                                |      |
| 10.4                   | DAC transfer function                 |      |
| 10.5                   | Full-scale current adjustment         |      |
| 10.6                   | Gain control                          |      |
| 10.7                   | Analog outputs                        |      |
| 10.7.1<br>10.7.2       | Differential output using transformer |      |
| 10.7.2                 | Single-ended output                   |      |
| 10.6                   | Alternative parts                     |      |
| 10.9                   | Application diagram                   |      |
| 10.10<br>11            | Package outline                       |      |
| 12                     | Abbreviations                         |      |
| 13                     | Revision history                      |      |
| 14                     | Legal information                     |      |
| 1 <del>4</del><br>14.1 | Data sheet status                     |      |
| 14.1<br>14.2           | Definitions                           |      |
| 14.2                   | Disclaimers                           |      |
| 14.3<br>14.4           | Trademarks                            |      |
| 15                     | Contact information                   |      |
| 16                     | Contents                              |      |
|                        |                                       |      |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

