SLLS335A - JANUARY 1999 - REVISED JANUARY 2001

| • | Single-Chip TIA/EIA-232-F Interface for |
|---|-----------------------------------------|
|   | IBM™ PC/AT™ Serial Port                 |

- Designed to Transmit and Receive 4-μs Pulses (Equivalent to 256 kbit/s)
- Less Than 21-mW Power Consumption
- Wide Supply-Voltage Range . . . 4.75 V to 15 V
- Driver Output Slew Rates Are Internally Controlled to 30 V/µs Max
- Receiver Input Hysteresis . . . 1000 mV Typical
- TIA/EIA-232-F Bus-Pin ESD Protection Exceeds:
  - 15-kV, Human-Body Model
- Three Drivers and Five Receivers Meet or Exceed the Requirements of TIA/EIA-232-F and ITU V.28
- Complements the SN75LP196
- Designed to Replace the Industry-Standard SN75185 and SN75C185 With the Same Flow-Through Pinout
- Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Dual-In-Line (N) Packages

#### description

The SN75LP1185 is a low-power bipolar device containing three drivers and five receivers, with 15 kV of ESD protection on the bus pins with respect to each other. Bus pins are defined as those pins that tie directly to the serial-port connector, including GND. The pinout matches the flow-through design of the industry-standard SN75185 and SN75C185. The flow-through pinout of the SN75LP1185 allows easy interconnection of the UART and serial-port connector of the IBM PC/AT and compatibles. The SN75LP1185 provides a rugged, low-cost solution for this function with the combination of the bipolar processing and 15 kV of ESD protection.

The SN75LP1185 has internal slew-rate control to provide a maximum rate of change in the output signal of 30 V/ $\mu$ s. The driver output swing is nominally clamped at  $\pm$ 6 V to enable the higher data rates associated with this device and to reduce EMI emissions. Even though the driver outputs are clamped, they can handle voltages up to  $\pm$ 15 V without damage. All the logic inputs can accept 3.3-V or 5-V input signals.

The SN75LP1185 complies with the requirements of TIA/EIA-232-F and ITU V.28. These standards are for data interchange between a host computer and peripheral at signaling rates up to 20 kbit/s. The switching speeds of the SN75LP1185 support rates up to 256 kbit/s.

The SN75LP1185 is characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

IBM and PC/AT are trademarks of International Business Machines Corporation.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2001, Texas Instruments Incorporated

1

| DB, DV            | DB, DW, OR N PACKAGE<br>(TOP VIEW) |                 |   |                 |  |  |  |  |  |
|-------------------|------------------------------------|-----------------|---|-----------------|--|--|--|--|--|
| V <sub>DD</sub> [ | 1                                  | U <sub>20</sub> | հ | V <sub>CC</sub> |  |  |  |  |  |
| RA1               | 2                                  | 19              | Б | RY1             |  |  |  |  |  |
| RA2 [             | 3                                  | 18              | 6 | RY2             |  |  |  |  |  |
| RA3               | 4                                  | 17              | þ | RY3             |  |  |  |  |  |
| DY1 [             | 5                                  | 16              | þ | DA1             |  |  |  |  |  |
| DY2 [             | 6                                  | 15              | þ | DA2             |  |  |  |  |  |
| RA4 [             | 7                                  | 14              | þ | RY4             |  |  |  |  |  |
| DY3 [             | 8                                  | 13              | þ | DA3             |  |  |  |  |  |
| RA5 [             | 9                                  | 12              | þ | RY5             |  |  |  |  |  |
| V <sub>SS</sub> [ | 10                                 | 11              | þ | GND             |  |  |  |  |  |

SLLS335A - JANUARY 1999 - REVISED JANUARY 2001

| AVAILABLE OPTIONS |                                                           |              |                       |  |  |  |  |
|-------------------|-----------------------------------------------------------|--------------|-----------------------|--|--|--|--|
|                   | PACKAGED DEVICES                                          |              |                       |  |  |  |  |
| Τ <sub>Α</sub>    | T <sub>A</sub><br>PLASTIC SHRINK<br>SMALL-OUTLINE<br>(DB) |              | PLASTIC<br>DIP<br>(N) |  |  |  |  |
| 0°C to 70°C       | SN75LP1185DBR                                             | SN75LP1185DW | SN75LP1185N           |  |  |  |  |

The DB package is only available taped and reeled. The DW package also is available taped and reeled. Add the suffix R to device type (e.g., SN75LP1185DWR).

#### **Function Tables**

| INPUT<br>DA | OUTPUT<br>DY |
|-------------|--------------|
| Н           | L            |
| L           | Н            |
| Open        | L            |

| RECE        | RECEIVER     |  |  |  |  |  |  |  |
|-------------|--------------|--|--|--|--|--|--|--|
| INPUT<br>RA | OUTPUT<br>RY |  |  |  |  |  |  |  |
| Н           | L            |  |  |  |  |  |  |  |
| L           | Н            |  |  |  |  |  |  |  |
| Open        | Н            |  |  |  |  |  |  |  |

logic diagram (positive logic)





SLLS335A - JANUARY 1999 - REVISED JANUARY 2001

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Positive supply-voltage range (see Note 1): V <sub>CC</sub>       |                                   |
|-------------------------------------------------------------------|-----------------------------------|
| V <sub>DD</sub>                                                   |                                   |
| Negative supply-voltage range, V <sub>SS</sub> (see Note 1)       | 0.5 V to –15 V                    |
| Input-voltage range, V <sub>I</sub> : Receiver (RA)               |                                   |
| Driver (DA)                                                       | –0.5 V to V <sub>CC</sub> + 0.4 V |
| Output-voltage range, V <sub>O</sub> : Receiver (RY)              | –0.5 V to 6 V                     |
| Driver (DY)                                                       |                                   |
| Electrostatic discharge: Bus pins (human-body model) (see Note 2) | Class 3: 15 kV                    |
| Bus pins (machine model)                                          | 500 V                             |
| All pins (human-body model) (see Note 2)                          |                                   |
| All pins (machine model)                                          | 400 V                             |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): DB package | 70°C/W                            |
| DW package                                                        |                                   |
| N package                                                         | 69°C/W                            |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds      | 260°C                             |
| Storage temperature range, T <sub>stg</sub>                       |                                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to network ground terminal, unless otherwise noted.

2. Per MIL-STD-883, Method 3015.7

3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|                 |                                | MIN  | NOM | MAX  | UNIT |
|-----------------|--------------------------------|------|-----|------|------|
| V <sub>CC</sub> | Supply voltage (see Note 4)    | 4.75 | 5   | 5.25 | V    |
| V <sub>DD</sub> | Supply voltage (see Note 5)    | 9    | 12  | 15   | V    |
| VSS             | Supply voltage (see Note 5)    | -9   | -12 | -15  | V    |
| VIH             | High-level input voltage DA    | 2    |     |      | V    |
| VIL             | Low-level input voltage DA     |      |     | 0.8  | V    |
| VI              | Receiver input voltage RA      | -25  |     | 25   | V    |
| IОН             | High-level output current RY   |      |     | -1   | mA   |
| IOL             | Low-level output current RY    |      |     | 2    | mA   |
| Τ <sub>Α</sub>  | Operating free-air temperature | 0    |     | 70   | °C   |

NOTES: 4.  $V_{CC}$  cannot be greater than  $V_{DD}$ .

5. The device operates down to V<sub>DD</sub> = V<sub>CC</sub> and |V<sub>SS</sub>| = V<sub>CC</sub>, but supply currents increase and other parameters may vary slightly from the data sheet limits.



SLLS335A - JANUARY 1999 - REVISED JANUARY 2001

#### supply currents over the recommended operating conditions (unless otherwise noted)

| PARAMETER                                            | TEST C                       | TEST CONDITIONS         |                  |  |  |      | UNIT |
|------------------------------------------------------|------------------------------|-------------------------|------------------|--|--|------|------|
|                                                      |                              | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$  |  |  | 1000 |      |
| Supply current for V <sub>CC</sub> , I <sub>CC</sub> |                              | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 V$ |  |  | 1000 |      |
| Supply current for Van Jan                           | All inputs at minimum VOH or | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$  |  |  | 800  |      |
|                                                      |                              | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 V$ |  |  | 800  | μA   |
|                                                      |                              | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$  |  |  | -625 |      |
|                                                      |                              | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 V$ |  |  | -625 |      |

# driver electrical characterisitics over the recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                  | PARAMETER TEST CONDITIONS              |                         |                      | MIN        | TYP | MAX  | UNIT |    |
|--------------------|--------------------------------------------|----------------------------------------|-------------------------|----------------------|------------|-----|------|------|----|
| Val                |                                            | $V_{IL} = 0.8 V,$                      | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$      |            | 5   | 5.8  | 6.6  | V  |
| VOH                | High-level output voltage                  | R <sub>L</sub> = 3 kΩ,<br>See Figure 1 | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 V_{,}$ | See Note 6 | 5   | 5.8  | 6.6  | v  |
| Ve                 |                                            | $V_{IH} = 2 V$ ,                       | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$      |            | -5  | -5.8 | -6.9 | V  |
| VOL                | Low-level output voltage                   | R <sub>L</sub> = 3 kΩ,<br>See Figure 1 | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 V,$    | See Note 6 | -5  | -5.9 | -6.9 | v  |
| Iн                 | High-level input current                   | V <sub>I</sub> at V <sub>CC</sub>      |                         |                      |            |     |      | 1    | μA |
| ١ <sub>IL</sub>    | Low-level input current                    | V <sub>I</sub> at GND                  |                         |                      |            |     |      | -1   | μA |
| IOS(H)             | Short-circuit<br>high-level output current | V <sub>O</sub> = GND or V              | SS,                     | See Figure 2 a       | nd Note 7  |     | -30  | -55  | mA |
| I <sub>OS(L)</sub> | Short-circuit<br>low-level output current  | V <sub>O</sub> = GND or V              | DD,                     | See Figure 2 a       | nd Note 7  |     | 30   | 55   | mA |
| r <sub>o</sub>     | Output resistance                          | V <sub>DD</sub> = V <sub>SS</sub> = V  | CC = 0,                 | V <sub>O</sub> = 2 V |            | 300 |      |      | Ω  |

NOTES: 6. Maximum output swing is clamped nominally at  $\pm 6$  V to enable the higher data rates associated with this device and to reduce EMI emissions. The driver outputs may slightly exceed the maximum output voltage over the full V<sub>CC</sub> and temperature ranges.

7. Not more than one output should be shorted at one time.



SLLS335A – JANUARY 1999 – REVISED JANUARY 2001

# driver switching characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                      |                                                                              | TEST CONDITIONS                                                                                                    | MIN | TYP | MAX  | UNIT |  |
|------------------|----------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--|
| <sup>t</sup> PHL | Propagation delay time,<br>high- to low-level output           | $R_L$ = 3 k\Omega to 7 kΩ, $C_L$ = 15 pF, See Figure 1                       |                                                                                                                    | 300 | 800 | 1600 | ns   |  |
| <sup>t</sup> PLH | Propagation delay time,<br>low- to high-level output           | $R_L = 3 k\Omega$ to 7 kΩ, C                                                 | C <sub>L</sub> = 15 pF, See Figure 1                                                                               | 300 | 800 | 1600 | ns   |  |
|                  | V <sub>CC</sub> = 5 V,                                         |                                                                              | Using $V_{TR}$ = 10%-to-90% transition region,<br>Driver speed = 250 kbit/s, C <sub>L</sub> = 15 pF,<br>See Note 8 | 375 |     | 2240 |      |  |
| tтLH             | Transition time,                                               | $V_{DD} = 12 V,$<br>$V_{SS} = -12 V,$<br>$P_{SS} = -12 V,$                   | Using $V_{TR} = \pm 3 V$ transition region,<br>Driver speed = 250 kbit/s, CL = 15 pF                               | 200 |     | 1500 | ns   |  |
|                  | low- to high-level output                                      | $R_L = 3 k\Omega \text{ to } 7 k\Omega$ ,<br>See Figure 1 and<br>Note 9      | Using $V_{TR} = \pm 2 V$ transition region,<br>Driver speed = 250 kbit/s, CL = 15 pF                               | 133 |     | 1000 |      |  |
|                  |                                                                |                                                                              | Using $V_{TR} = \pm 3 V$ transition region,<br>Driver speed = 125 kbit/s, CL = 2500 pF                             |     |     | 2750 |      |  |
|                  |                                                                | V <sub>CC</sub> = 5 V,                                                       | Using $V_{TR}$ = 10%-to-90% transition region,<br>Driver speed = 250 kbit/s, C <sub>L</sub> = 15 pF,<br>See Note 8 | 375 |     | 2240 |      |  |
| t <sub>THL</sub> | Transition time,<br><sup>t</sup> THL high- to low-level output | Transition time, $V_{DD} = 12 V$ , $V_{SS} = -12 V$ ,                        | Using $V_{TR} = \pm 3 V$ transition region,<br>Driver speed = 250 kbit/s, CL = 15 pF                               | 200 |     | 1500 | ns   |  |
|                  |                                                                |                                                                              | Using $V_{TR} = \pm 2 V$ transition region,<br>Driver speed = 250 kbit/s, CL = 15 pF                               | 133 |     | 1000 |      |  |
|                  |                                                                |                                                                              | Using $V_{TR} = \pm 3 V$ transition region,<br>Driver speed = 125 kbit/s, CL = 2500 pF                             |     |     | 2750 |      |  |
| SR               | Output slew rate                                               | V <sub>CC</sub> = 5 V,<br>V <sub>DD</sub> = 12 V,<br>V <sub>SS</sub> = -12 V | Using V <sub>TR</sub> = $\pm$ 3 V transition region,<br>Driver speed = 0 to 250 kbit/s, C <sub>L</sub> = 15 pF     | 4   | 20  | 30   | V/µs |  |

NOTES: 8. Equivalent to the SN75C185. The SN75LP1185 output-voltage swing is clamped to about 70% of the typical SN75C185 output-voltage swing, and the specified limits reflect the reduced output swing.

9. Maximum output swing is limited to ±6 V to enable the higher data rates associated with this device and to reduce EMI emissions.

# receiver electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                           | TEST CONDITIONS                              |                         | MIN   | TYP  | MAX  | UNIT |
|------------------|-----------------------------------------------------|----------------------------------------------|-------------------------|-------|------|------|------|
| VIT+             | Positive-going input threshold voltage              | See Figure 3                                 |                         | 1.6   | 2    | 2.55 | V    |
| V <sub>IT</sub>  | Negative-going input threshold voltage              | See Figure 3                                 |                         | 0.6   | 1    | 1.45 | V    |
| V <sub>HYS</sub> | Input hysteresis, V <sub>IT+</sub> V <sub>IT-</sub> | See Figure 3                                 |                         | 600   | 1000 |      | mV   |
| VOH              | High-level output voltage                           | $I_{OH} = -1 \text{ mA}$                     |                         | 2.5   | 3.9  |      | V    |
| VOL              | Low-level output voltage                            | $I_{OL} = 2 \text{ mA}$                      |                         |       | 0.33 | 0.5  | V    |
| 1                | High-level input current                            | $V_{I} = 3 V$                                |                         | 0.43  | 0.6  | 1    | mA   |
| ін               | High-level input current                            | V <sub>I</sub> = 25 V                        |                         | 3.6   | 5.1  | 8.3  | mA   |
| tu.              | Low-level input current                             | V <sub>I</sub> = -3 V                        |                         | -0.43 | -0.6 | -1   | mA   |
| ΊL               | Low-level input current                             | V <sub>I</sub> = -25 V                       |                         | -3.6  | -5.1 | -8.3 | ША   |
| IOS(H)           | Short-circuit high-level output current             | V <sub>O</sub> = 0,                          | See Figure 5 and Note 7 |       |      | -20  | mA   |
| IOS(L)           | Short-circuit low-level output current              | $V_{O} = V_{CC},$                            | See Figure 5 and Note 7 |       |      | 20   | mA   |
| R <sub>IN</sub>  | Input resistance                                    | $V_I = \pm 3 \text{ V to } \pm 25 \text{ V}$ | V                       | 3     | 5    | 7    | kΩ   |

NOTE 7: Not more than one output should be shorted at one time.



SLLS335A – JANUARY 1999 – REVISED JANUARY 2001

# receiver switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 4)

|                    | PARAMETER                                         | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------------------------------|-----|-----|-----|------|
| <sup>t</sup> PHL   | Propagation delay time, high- to low-level output |     | 400 | 900 | ns   |
| <sup>t</sup> PLH   | Propagation delay time, low- to high-level output |     | 400 | 900 | ns   |
| <sup>t</sup> TLH   | Transition time, low- to high-level output        |     | 200 | 500 | ns   |
| <sup>t</sup> THL   | Transition time, high- to low-level output        |     | 200 | 400 | ns   |
| <sup>t</sup> SK(p) | Pulse skew  tpLH - tpHL                           |     | 200 | 425 | ns   |

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics: For C<sub>L</sub> < 1000 pF:  $t_W = 4 \ \mu$ s, PRR = 250 kbit/s, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> and t<sub>f</sub> < 50 ns. For C<sub>L</sub> = 2500 pF:  $t_W = 8 \ \mu$ s, PRR = 125 kbit/s, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> and t<sub>f</sub> < 50 ns. B. C<sub>L</sub> includes probe and jig capacitance.

#### Figure 1. Driver Parameter Test Circuit and Waveform







Figure 3. Receiver V<sub>IT</sub> Test



SLLS335A - JANUARY 1999 - REVISED JANUARY 2001

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_W = 4 \mu s$ , PRR = 250 kbit/s,  $Z_O = 50 \Omega$ ,  $t_f$  and  $t_f < 50 ns$ . B. CL includes probe and jig capacitance.

#### Figure 4. Receiver Parameter Test Circuit and Waveform



Figure 5. Receiver I<sub>OS</sub> Test

#### **APPLICATION INFORMATION**

Diodes placed in series with the  $V_{DD}$  and  $V_{SS}$  leads protect the SN75LP1185 in the fault condition when the device outputs are shorted to  $\pm 15$  V and the power supplies are at low voltage and provide low-impedance paths to ground (see Figure 6).



Figure 6. Power-Supply Protection to Meet Power-Off Fault Conditions of TIA/EIA-232-F





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| SN75LP1185DBR    | ACTIVE        | SSOP         | DB                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 5LP1185                 | Samples |
| SN75LP1185DW     | ACTIVE        | SOIC         | DW                 | 20   | 25             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75LP1185                | Samples |
| SN75LP1185DWR    | ACTIVE        | SOIC         | DW                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75LP1185                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

### PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN75LP1185DBR               | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN75LP1185DWR               | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75LP1185DBR | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN75LP1185DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

#### TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

### TUBE



### - B - Alignment groove width

\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75LP1185DW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |

# **DW0020A**



## **PACKAGE OUTLINE**

### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0020A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **DB0020A**



## **PACKAGE OUTLINE**

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# DB0020A

# **EXAMPLE BOARD LAYOUT**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0020A

# **EXAMPLE STENCIL DESIGN**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated