

#### Is Now Part of



# ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo

ON Semiconductor®

August 2016

# FAN7191\_F085 High-Current, High and Low Side Gate Drive IC

#### **Features**

- Floating Channel for Bootstrap Operation to +600V
- 4.5A Sourcing and 4.5A Sinking Current Driving Capability
- Common-Mode dV/dt Noise Cancelling Circuit
- Built-in Under-Voltage Lockout for Both Channels
- Matched Propagation Delay for Both Channels
- 3.3V and 5V Input Logic Compatible
- Output In-phase with Input
- Qualified to AEC Q100

# **Applications**

- Advanced Fuel Injection Systems
- Automotive high voltage DC-DC converters
- Starter/Alternator
- Electric Power Steering
- Motor Control (fans, pumps, compressors)
- MOSFET and IGBT driver applications

## Description

The FAN7191\_F085 is a monolithic high- and low-side gate-drive IC, which can drive high speed MOSFETs and IGBTs that operate up to +600V. It has a buffered output stage with all NMOS transistors designed for high pulse driving capability and minimum cross-conduction.

Fairchild's high-voltage process and common-mode noise canceling technique provide stable operation of high-drivers under high dV/dt noise circumstances. An advanced level-shift circuit allows high-side gate driver operation up to  $V_S = -9.8V$  (typical) for  $V_{BS} = 15V$ .

The UVLO circuit prevents malfunction when  $V_{DD}$  and  $V_{BS}$  are lower than the specified threshold voltage.

The high current and low output voltage drop features make this device suitable for controlling direct injection actuators and for use in many automotive DC-DC converter and motor control applications.

8-SOP



Figure 1. Package Options

# **Ordering Information**

| Part Number    | Operating<br>Temperature Range | Package | Eco Status Packing M |             |
|----------------|--------------------------------|---------|----------------------|-------------|
| FAN7191MX_F085 | -40°C to +125°C                | 8-SOP   | RoHS                 | Tape & Reel |



For Fairchild's definition of "green" Eco Status, please visit: <a href="http://www.fairchildsemi.com/company/green/rohs\_green.html">http://www.fairchildsemi.com/company/green/rohs\_green.html</a>.



# **Internal Block Diagram**



Figure 3. Functional Block Diagram (8-SOP)

# **Pin Assignment**



Figure 4. Pin Assignments (Top View)

#### **Pin Definitions**

| 8-Pin | Name            | Description                                  |  |
|-------|-----------------|----------------------------------------------|--|
| 1     | HIN             | Logic Input for High-Side Gate Driver Output |  |
| 2     | LIN             | Logic Input for Low-Side Gate Driver Output  |  |
| 3     | СОМ             | Low-side Driver Return                       |  |
| 4     | LO              | Low-Side Driver Output                       |  |
| 5     | V <sub>DD</sub> | Low-Side and Logic Power Supply Voltage      |  |
| 6     | Vs              | High-Side Floating Supply Return             |  |
| 7     | НО              | High-Side Driver Output                      |  |
| 8     | V <sub>B</sub>  | High-Side Floating Supply                    |  |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

TA = 25°C, unless otherwise specified.  $V_B$ ,  $V_{DD}$  and  $V_{IN}$  are referenced to COM for FAN7191M (8-SOP).

| Symbol                              | Parameter                            |                         |                      | Min.        | Max.    | Unit    |      |
|-------------------------------------|--------------------------------------|-------------------------|----------------------|-------------|---------|---------|------|
| Vs                                  | High-side offset voltage VS          |                         |                      | VB-25       | VB+0.3  | V       |      |
| V <sub>B</sub>                      | High-side floating supply voltage VB |                         |                      | -0.3        | 625     | V       |      |
| V <sub>HO</sub>                     |                                      | High-side floatir       | ng output voltage    |             | VS-0.3  | VB+0.3  | V    |
| V <sub>DD</sub>                     |                                      | Low-side and logic-     | fixed supply voltage | е           | -0.3    | 25      | V    |
| V <sub>IN</sub>                     |                                      | Logic Input volta       | ge (HIN, LIN, EN)    |             | -0.3    | VDD+0.3 | V    |
| V <sub>LO</sub>                     |                                      | Low-Side Out            | put Voltage LO       | 1/4         | COM-0.3 | VDD+0.3 | V    |
| t <sub>pulse</sub>                  | Minimum Pulse Width <sup>(4)</sup>   |                         |                      | 80          |         | ns      |      |
| d <sub>VS/dt</sub>                  | Allowable offset voltage slew rate   |                         |                      |             | 50      | V/ns    |      |
| P <sub>D</sub> <sup>(1)(2)(3)</sup> | Power dissipa                        | ation                   |                      | 8-SOP       |         | 0.625   | W    |
| □ЈА                                 | Thermal Resi                         | stance, junction-to-amb | pient                | 8-SOP       |         | 200     | °C/W |
| TJ                                  | Junction temp                        | perature                |                      |             |         | +150    | °C   |
| Ts                                  | Storage temperature                  |                         |                      | -55         | +150    | °C      |      |
| ESD                                 | Electrostatic<br>Discharge           | Human Body Model, A     | NSI/ESDA/JEDEC       | JS-001-2012 |         | 3000    | V    |
| LGD                                 | Capability                           | Charged Device Mode     | el, JESD22-C101      |             |         | 2000    | v    |

#### Notes:

- 1. Mounted on 76.2 x 114.3 x 1.6mm PCB (FR-4 glass epoxy material).
- 2. Refer to the following standards:
  - JESD51-2: Integral circuits thermal test method environmental conditions natural convection JESD51-3: Low effective thermal conductivity test board for leaded surface mount packages
- 3. Do not exceed  $P_D$  under any circumstances.
- 4. Minimum input pulse which is guaranteed to produce an output pulse.

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.  $V_{DD}$  is referenced to COM for FAN7191M (8-SOP).

| Symbol          | Parameter                                | Min.                 | Max.                 | Unit |
|-----------------|------------------------------------------|----------------------|----------------------|------|
| V <sub>B</sub>  | High-side floating supply voltage        | V <sub>S</sub> +10   | V <sub>S</sub> +22   | V    |
| Vs              | High-side Floating Supply Offset Voltage | 6-V <sub>DD</sub>    | 600                  | V    |
| $V_{HO}$        | High-side Output Voltage                 | Vs                   | V <sub>B</sub>       | V    |
| $V_{DD}$        | Low-side and Logic Supply voltage        | 5.6                  | 20                   | V    |
| $V_{LO}$        | Low-side output voltage                  | COM                  | $V_{DD}$             | V    |
| V <sub>IN</sub> | Logic input voltage (HIN, LIN)           | COM                  | $V_{DD}$             | V    |
| COM             | Power Ground                             | V <sub>SS</sub> -0.5 | V <sub>SS</sub> +0.5 | V    |
| T <sub>A</sub>  | Ambient Temperature                      | -40                  | +125                 | °C   |

#### **Electrical Characteristics**

 $V_{BIAS}$  ( $V_{DD}$ ,  $V_{BS}$ ) = 15.0V,  $V_S$  = COM,  $T_A$  = 25°C, unless otherwise specified. The  $V_{IL}$ ,  $V_{IH}$  and  $I_{IN}$  parameters are referenced to COM and are applicable to the respective input signals HIN and LIN. The  $V_O$  and  $I_O$  parameters are referenced to COM.  $V_S$  and GND and are applicable to the respective outputs HO and LO.

| Symbol                                     | Characteristic                                                                       | Condition                                            | Min. | Тур. | Max. | Unit   |
|--------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------|------|------|------|--------|
| POWER S                                    | UPPLY SECTION (V <sub>DD</sub> and V <sub>BS</sub> )                                 |                                                      | u.   |      |      |        |
| V <sub>DDUV+</sub><br>V <sub>BSUV+</sub>   | V <sub>DD</sub> and V <sub>BS</sub> Supply Under-Voltage<br>Positive-going Threshold |                                                      | 7.8  | 8.8  | 9.8  |        |
| V <sub>DDUV</sub> -<br>V <sub>BSUV</sub> - | V <sub>DD</sub> and V <sub>BS</sub> Supply Under-Voltage<br>Negative Going Threshold |                                                      | 7.2  | 8.3  | 9.1  | ٧      |
| V <sub>DDHYS</sub>                         | V <sub>DD</sub> supply under-voltage lockout hysteresis                              |                                                      |      | 0.5  |      |        |
| $I_{LK}$                                   | Offset Supply Leakage Current                                                        | $V_B = V_S = 600V$                                   |      |      | 50   |        |
| $I_{QBS}$                                  | Quiescent V <sub>BS</sub> Supply Current                                             | V <sub>IN</sub> = 0V or 5V                           |      | 45   | 110  | μΑ     |
| $I_{QDD}$                                  | Quiescent V <sub>DD</sub> Supply Current                                             | V <sub>IN</sub> = 0V or 5V                           |      | 75   | 150  |        |
| I <sub>PBS</sub>                           | Operating V <sub>BS</sub> Supply Current                                             | f <sub>IN</sub> = 20kHz, rms value                   |      | 400  | 800  |        |
| I <sub>PDD</sub>                           | Operating V <sub>DD</sub> Supply Current                                             | f <sub>IN</sub> = 20kHz, rms value                   |      | 400  | 800  | μΑ     |
| LOGIC INF                                  | PUT SECTION (HIN, LIN, EN)                                                           |                                                      |      |      |      |        |
| $V_{IH}$                                   | Logic "1" Input Voltage                                                              |                                                      | 2.5  |      |      | \<br>\ |
| $V_{IL}$                                   | Logic "0" Input Voltage                                                              |                                                      |      |      | 1.2  | V      |
| I <sub>IN+</sub>                           | Logic "1" Input Bias Current (HIN/LIN)                                               | $V_{IN} = 5V$                                        | V    | 25   | 50   |        |
| I <sub>IN-</sub>                           | Logic "0" Input Bias Current (HIN/LIN)                                               | $V_{IN} = 0V$                                        |      | 1.0  | 2.0  | μА     |
| R <sub>IN</sub>                            | Input Pull-down Resistance                                                           |                                                      | 100  | 200  |      | kΩ     |
| GATE DRI                                   | VER OUTPUT SECTION (HO, LO)                                                          |                                                      |      |      |      |        |
| V <sub>OH</sub>                            | High-level Output Voltage, V <sub>BIAS</sub> -V <sub>O</sub>                         | No Load                                              |      |      | 1.35 | V      |
| V <sub>OL</sub>                            | Low-level Output Voltage, Vo                                                         | No Load                                              |      |      | 35   | mV     |
| I <sub>O+</sub>                            | Output HIGH, Short-circuit Pulsed<br>Current                                         | V <sub>O</sub> =0V, V <sub>IN</sub> =5V with PW<10μs | 3.5  | 4.5  |      | А      |
| I <sub>O-</sub>                            | Output LOW Short-circuit Pulsed Current                                              | $V_O=15V$ , $V_{IN}=0V$ with PW<10 $\mu$ s           | 3.5  | 4.5  |      |        |
| Vs                                         | Allowable Negative V <sub>S</sub> Pin Voltage for HIN Signal Propagation to HO       | 4                                                    |      | -9.8 | -7.0 | ٧      |

#### Note:

#### **Dynamic Electrical Characteristics**

V<sub>BIAS</sub> (V<sub>DD</sub>, V<sub>BS</sub>) = 15.0V, V<sub>S</sub> = COM = 0V, T<sub>A</sub> = 25°C, C<sub>LOAD</sub>=1000pF unless otherwise specified.

| Symbol           | Characteristic             | Condition          | Min. | Тур. | Max. | Unit |
|------------------|----------------------------|--------------------|------|------|------|------|
| ton              | Turn-on Propagation Delay  | V <sub>S</sub> =0V |      | 140  | 200  | ns   |
| t <sub>off</sub> | Turn-off Propagation Delay | V <sub>S</sub> =0V |      | 140  | 200  | ns   |
| MT               | Delay Matching             |                    |      |      | 55   | ns   |
| t <sub>r</sub>   | Turn-off Rise Time         |                    |      | 25   | 50   | ns   |
| t <sub>f</sub>   | Turn-off Fall Time         |                    |      | 25   | 50   | ns   |

<sup>5.</sup> This parameter guaranteed by design.

# **Typical Characteristics**



EU 150

-50

-25

0

25

50

-25

0

25

50

75

100

125

Temperature °C

Figure 7. Turn-on Propagation Delay vs. Temperature

Figure 8. Turn-off Propagation Delay vs. Temperature





Figure 9. Turn-on Rise Time vs. Temperature

Figure 10. Turn-off Fall Time vs. Temperature





Figure 11. Turn-on Delay Matching vs. Temperature

Figure 12. Turn-off Delay Matching vs. Temperature



Figure 13. Quiescent V<sub>DD</sub> Supply Current vs. Temperature



Figure 15. Operating V<sub>DD</sub> Supply Current vs. Temperature



Figure 17. V<sub>DD</sub> UVLO+ vs. Temperature



Figure 19. V<sub>BS</sub> UVLO+ vs. Temperature



Figure 14. Quiescent V<sub>BS</sub> Supply Current vs. Temperature



Figure 16. Operating V<sub>BS</sub> Supply Current vs. Temperature



Figure 18. V<sub>DD</sub> UVLO- vs. Temperature



Figure 20. V<sub>BS</sub> UVLO- vs. Temperature



Figure 21. High-Level Output Voltage vs. Temperature



Figure 23. Logic High Input Voltage



Figure 25. Logic "1" Input Bias Current vs.
Temperature



Figure 22. Low-Level Output Voltage vs. Temperature



Figure 24. Logic Low Input Voltage



Figure 26. Allowable Negative V<sub>S</sub> Voltage vs. Temperature

# **Switching Time Definitions**



Figure 27. Switching Time Test Circuit (8-SOP)



Figure 28. Input/Output Timing Diagram



Figure 29. Switching Time Waveform Definitions



Figure 30. Delay Matching Waveform Definition



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative